

# **GPU** Architecture

Patrick Cozzi
University of Pennsylvania
CIS 371 Guest Lecture
Spring 2012



# Who is this guy?









Graphics, Inc.

developer lecturer

author

editor

See http://www.seas.upenn.edu/~pcozzi/



# How did this happen?





# **Graphics Workloads**

■ Triangles/vertices and pixels/fragments







# Early 90s - Pre GPU



Slide from http://s09.idav.ucdavis.edu/talks/01-BPS-SIGGRAPH09-mhouston.pdf



# Why GPUs?

- Graphics workloads are embarrassingly parallel
  - □ Data-parallel
  - □ Pipeline-parallel
- CPU and GPU execute in parallel
- Hardware: texture filtering, rasterization, etc.



# **Data Parallel**

- Beyond Graphics
  - □ Cloth simulation
  - □ Particle system
  - Matrix multiply





# NVIDIA GeForce 6 (2004)





# **NVIDIA G80 Architecture**



Slide from http://s08.idav.ucdavis.edu/luebke-nvidia-gpu-architecture.pdf

# Why Unify Shader Processors?



Slide from http://s08.idav.ucdavis.edu/luebke-nvidia-gpu-architecture.pdf



# Why Unify Shader Processors?



Slide from http://s08.idav.ucdavis.edu/luebke-nvidia-gpu-architecture.pdf



# **GPU Architecture Big Ideas**

- GPUs are specialized for
  - □ Compute-intensive, highly parallel computation
  - ☐ Graphics is just the beginning.
- Transistors are devoted to:
  - □ Processing
  - □ Not:
    - Data caching
    - Flow control



# "CPU-style" cores





07/29/10

Beyond Programmable Shading Course, ACM SIGGRAPH 2010

Slide from: http://bps10.idav.ucdavis.edu/talks/03-fatahalian\_gpuArchTeraflop\_BPS\_SIGGRAPH2010.pdf



# **Slimming down**





07/29/10

Beyond Programmable Shading Course, ACM SIGGRAPH 2010

Slide from: http://bps10.idav.ucdavis.edu/talks/03-fatahalian\_gpuArchTeraflop\_BPS\_SIGGRAPH2010.pdf



# Sixteen cores (sixteen fragments in parallel)





07/29/10

Beyond Programmable Shading Course, ACM SIGGRAPH 2010



07/29/10

### **Add ALUs**





Idea #2: Amortize cost/complexity of managing an instruction stream across many ALUs

SIMD processing

Beyond Programmable Shading Course, ACM SIGGRAPH 2010

16 cores = 16 simultaneous instruction streams



## 128 fragments in parallel





16 cores = 128 ALUs, 16 simultaneous instruction streams

07/29/10

Beyond Programmable Shading Course, ACM SIGGRAPH 2010

Slide from: http://bps10.idav.ucdavis.edu/talks/03-fatahalian\_gpuArchTeraflop\_BPS\_SIGGRAPH2010.pdf



# **But what about branches?**





Slide from: http://bps10.idav.ucdavis.edu/talks/03-fatahalian\_gpuArchTeraflop\_BPS\_SIGGRAPH2010.pdf

07/29/10

### **But what about branches?**







Beyond Programmable Shading Course, ACM SIGGRAPH 2010

### **Throughput!** Time (clocks) Frag 9 ... 16 Frag 17 ... 24 Frag 25 ... 32 00000000 00000000 00000000 Start Start Stall Start Stall Runnable Stall Runnable Runnable Runnable Increase run time of one group to increase throughput of many groups Done! Beyond Programmable Shading Course, ACM SIGGRAPH 2010



# **Storing contexts**





Slide from: http://bps10.idav.ucdavis.edu/talks/03-fatahalian\_gpuArchTeraflop\_BPS\_SIGGRAPH2010.pdf



# **Eighteen small contexts** (maximal latency hiding)





Slide from: http://bps10.idav.ucdavis.edu/talks/03-fatahalian\_gpuArchTeraflop\_BPS\_SIGGRAPH2010.pdf



07/29/10

### Twelve medium contexts





07/29/10 Beyond Programmable Shading Course, ACM SIGGRAPH 2010



### Four large contexts

(low latency hiding ability)





07/29/10 Beyond Programmable Shading Course, ACM SIGGRAPH 2010



# My chip!



16 cores

8 mul-add ALUs per core (128 total)

16 simultaneous instruction streams

64 concurrent (but interleaved) instruction streams

512 concurrent fragments

= 256 GFLOPs (@ 1GHz)

07/29/10

Beyond Programmable Shading Course, ACM SIGGRAPH 201

Slide from: http://bps10.idav.ucdavis.edu/talks/03-fatahalian\_gpuArchTeraflop\_BPS\_SIGGRAPH2010.pdf



# **NVIDIA G80**







# NVIDIA G80





# **NVIDIA G80**

- 16 SMs
- Each with 8 SPs

  □ 128 total SPs
- Each SM hosts up to 768 threads
- Up to 12,288 threads in flight



Slide from David Luebke: http://s08.idav.ucdavis.edu/luebke-nvidia-gpu-architecture.pdf



# **NVIDIA GT200**

- 30 SMs
- Each with 8 SPs
- Each SM hosts up to
  - □ 1024 threads
- In flight, up to

  □ 30,720 threads
- Atomic Toxiz Atomic Toxiz Atomic Toxiz Atomic

GeForce GTX 200 Architecture

Slide from David Luebke: http://s08.idav.ucdavis.edu/luebke-nvidia-gpu-architecture.pdf



# Let's program this thing!



# **GPU Computing History**

- 2001/2002 researchers see GPU as dataparallel coprocessor
  - ☐ The *GPGPU* field is born
- 2007 NVIDIA releases CUDA
  - □ CUDA Compute Uniform Device Architecture
  - ☐ GPGPU shifts to GPU Computing
- 2008 Khronos releases OpenCL specification



# **CUDA Abstractions**

- A hierarchy of thread groups
- Shared memories
- Barrier synchronization



# **CUDA Program Execution**



 $Image\ from:\ http://courses.engr.illinois.edu/ece498/al/textbook/Chapter 2-Cuda Programming Model.pdf and the programming M$ 



Executed N times in parallel by N different CUDA threads





# **Thread Hierarchies**

- Grid one or more thread blocks
  - □1D or 2D
- *Block* array of threads
  - □1D, 2D, or 3D
  - □ Each block in a grid has the same number of threads
  - □ Each thread in a block can
    - Synchronize
    - Access shared memory



# **Thread Hierarchies**

- A thread block is a batch of threads that can cooperate with each other by:
  - Synchronizing their execution
    - For hazard-free shared memory accesses
  - Efficiently sharing data through a low latency shared memory
- Two threads from two different blocks cannot cooperate



Image from: http://courses.engr.illinois.edu/ece498/al/textbook/Chapter2-CudaProgrammingModel.pdf

# 50

# **Thread Hierarchies**

- Thread Block
  - □ Group of threads
    - G80 and GT200: Up to 512 threads
    - Fermi: Up to 1024 threads
  - □ Reside on same processor core
  - ☐ Share memory of that core



Image from: http://courses.engr.illinois.edu/ece498/al/textbook/Chapter2-CudaProgrammingModel.pdf



# **Thread Hierarchies**



Figure 1-4. Automatic Scalability



# **Thread Hierarchies**

- Threads in a block
  - ☐ Share (limited) low-latency memory
  - □ Synchronize execution
    - To coordinate memory accesses
    - syncThreads()
      - $\hfill \square$  Barrier threads in block wait until all threads reach this
      - Lightweight





# **Scheduling Threads**

- Warp threads from a block
  - □ G80 / GT200 32 threads
  - □Run on the same SM
  - □ Unit of thread scheduling
  - □ Consecutive threadIdx values
  - ☐ An implementation detail in theory
    - warpSize



# **Scheduling Threads**

 Warps for three blocks scheduled on the same SM.



Image from: http://courses.engr.illinois.edu/ece498/al/textbook/Chapter3-CudaThreadingModel.pdf



# Scheduling Threads

### Remember this:





# **Scheduling Threads**

- SM implements zero-overhead warp scheduling
  - At any time, only one of the warps is executed by SM
  - Warps whose next instruction has its operands ready for consumption are eligible for execution
  - Eligible Warps are selected for execution on a prioritized scheduling policy
  - All threads in a warp execute the same instruction when selected



© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2009 ECE498AL, University of Illinois, Urbana-Champaign

# Scheduling Threads

What happens if branches in a warp diverge?

# Scheduling Threads

32 threads per warp but 8 SPs per SM. What gives?



# **Scheduling Threads**

### Remember this:



Image from: http://bps10.idav.ucdavis.edu/talks/03-fatahalian\_gpuArchTeraflop\_BPS\_SIGGRAPH2010.pdf



# Scheduling Threads

- 32 threads per warp but 8 SPs per SM. What gives?
- When an SM schedules a warp:
  - ☐ Its instruction is ready
  - □8 threads enter the SPs on the 1st cycle
  - □8 more on the 2<sup>nd</sup>, 3<sup>rd</sup>, and 4<sup>th</sup> cycles
  - ☐ Therefore, 4 cycles are required to dispatch a warp



# Scheduling Threads

- Question
  - □ A kernel has
    - 1 global memory read (200 cycles)
    - 4 non-dependent multiples/adds
  - ☐ How many warps are required to hide the memory latency?



# Memory Model

### Recall:

- · Device code can:
  - R/W per-thread registers
  - R/W per-thread local memory
  - R/W per-block shared memory
  - R/W per-grid global memory
  - Read only per-grid constant memory
- Host code can
  - R/W per grid global and constant memories



# **Scheduling Threads**

- Solution
  - □ Each warp has 4 multiples/adds
    - ■16 cycles
  - □ We need to cover 200 cycles
    - **200** / 16 = 12.5
    - ceil(12.5) = 13
  - □ 13 warps are required



- Threads in a block can synchronize
  - □ call syncthreads to create a barrier
  - ☐ A thread waits at this call until all threads in the block reach it, then all threads continue

```
Mds[i] = Md[j];
__syncthreads();
func(Mds[i], Mds[i + 1]);
```



### Thread 0

# Mds[i] = Md[j]; \_\_syncthreads(); func(Mds[i], Mds[i+1]);

### Thread 1

```
Mds[i] = Md[j];
   __syncthreads();
func(Mds[i], Mds[i+1]);
```

### Thread 2

```
Mds[i] = Md[j];
__syncthreads();
func(Mds[i], Mds[i+1]);
```

### Thread 3

```
Mds[i] = Md[j];
__syncthreads();
func(Mds[i], Mds[i+1]);
```

Time: 0

# Thread Synchronization

#### Thread 0

```
Mds[i] = Md[j];

__syncthreads();
func(Mds[i], Mds[i+1]);
```

### Thread 1

### Thread 2

```
Mds[i] = Md[j];
__syncthreads();
func(Mds[i], Mds[i+1]);
```

### Thread 3

```
Mds[i] = Md[j];
__syncthreads();
func(Mds[i], Mds[i+1]);
```

Time: 1



# Thread Synchronization

### Thread 0



### Thread 1

```
Mds[i] = Md[j];
    _syncthreads();
func(Mds[i], Mds[i+1]);
```

### Thread 2

# Thread 3

```
Mds[i] = Md[j];
__syncthreads();
func(Mds[i], Mds[i+1]);
```

Threads 0 and 1 are blocked at barrier

Time: 1

# Thread Synchronization

### Thread 0

```
Mds[i] = Md[j];
    __syncthreads();
    func(Mds[i], Mds[i+1]);
```

### Thread 1

```
Mds[i] = Md[j];
__syncthreads();
func(Mds[i], Mds[i+1]);
```

### Thread 2

```
Mds[i] = Md[j];
   __syncthreads();
func(Mds[i], Mds[i+1]);
```

### Thread 3



Time: 2





Time: 3

# Thread Synchronization



All threads in block have reached barrier, any thread can continue

Time: 3



# **Thread Synchronization**



Time: 4 Time: 5







- Why is it important that execution time be similar among threads?
- Why does it only synchronize within a block?



# Thread Synchronization

■ Can \_\_syncthreads() cause a thread to hang?



# Thread Synchronization



Figure 3.5 Lack of synchronization across blocks enables transparent scalability of CUDA programs

Image from http://courses.engr.illinois.edu/ece498/al/textbook/Chapter3-CudaThreadingModel.pdf



```
if (someFunc())
{
    __syncthreads();
}
// ...
```



```
if (someFunc())
{
    __syncthreads();
}
else
{
    __syncthreads();
}
```